ARC: HSDK: split HSDK and HSDK-4xD DTS
[oweals/u-boot.git] / arch / arc / dts / hsdk-common.dtsi
1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3  * Copyright (C) 2017-2020 Synopsys, Inc. All rights reserved.
4  * Author: Eugeniy Paltsev <Eugeniy.Paltsev@synopsys.com>
5  */
6 /dts-v1/;
7
8 #include "skeleton.dtsi"
9 #include "dt-bindings/clock/snps,hsdk-cgu.h"
10 #include "dt-bindings/reset/snps,hsdk-reset.h"
11
12 / {
13         #address-cells = <1>;
14         #size-cells = <1>;
15
16         aliases {
17                 console = &uart0;
18                 spi0 = &spi0;
19         };
20
21         cpu_card {
22                 core_clk: core_clk {
23                         #clock-cells = <0>;
24                         compatible = "fixed-clock";
25                         clock-frequency = <500000000>;
26                         u-boot,dm-pre-reloc;
27                 };
28         };
29
30         clk-fmeas {
31                 clocks = <&cgu_clk CLK_ARC_PLL>, <&cgu_clk CLK_SYS_PLL>,
32                          <&cgu_clk CLK_TUN_PLL>, <&cgu_clk CLK_DDR_PLL>,
33                          <&cgu_clk CLK_ARC>, <&cgu_clk CLK_HDMI_PLL>,
34                          <&cgu_clk CLK_TUN_TUN>, <&cgu_clk CLK_HDMI>,
35                          <&cgu_clk CLK_SYS_APB>, <&cgu_clk CLK_SYS_AXI>,
36                          <&cgu_clk CLK_SYS_ETH>, <&cgu_clk CLK_SYS_USB>,
37                          <&cgu_clk CLK_SYS_SDIO>, <&cgu_clk CLK_SYS_HDMI>,
38                          <&cgu_clk CLK_SYS_GFX_CORE>, <&cgu_clk CLK_SYS_GFX_DMA>,
39                          <&cgu_clk CLK_SYS_GFX_CFG>, <&cgu_clk CLK_SYS_DMAC_CORE>,
40                          <&cgu_clk CLK_SYS_DMAC_CFG>, <&cgu_clk CLK_SYS_SDIO_REF>,
41                          <&cgu_clk CLK_SYS_SPI_REF>, <&cgu_clk CLK_SYS_I2C_REF>,
42                          <&cgu_clk CLK_SYS_UART_REF>, <&cgu_clk CLK_SYS_EBI_REF>,
43                          <&cgu_clk CLK_TUN_ROM>, <&cgu_clk CLK_TUN_PWM>;
44                 clock-names = "cpu-pll", "sys-pll",
45                               "tun-pll", "ddr-clk",
46                               "cpu-clk", "hdmi-pll",
47                               "tun-clk", "hdmi-clk",
48                               "apb-clk", "axi-clk",
49                               "eth-clk", "usb-clk",
50                               "sdio-clk", "hdmi-sys-clk",
51                               "gfx-core-clk", "gfx-dma-clk",
52                               "gfx-cfg-clk", "dmac-core-clk",
53                               "dmac-cfg-clk", "sdio-ref-clk",
54                               "spi-clk", "i2c-clk",
55                               "uart-clk", "ebi-clk",
56                               "rom-clk", "pwm-clk";
57         };
58
59         cgu_clk: cgu-clk@f0000000 {
60                 compatible = "snps,hsdk-cgu-clock";
61                 reg = <0xf0000000 0x10>, <0xf00014B8 0x4>;
62                 #clock-cells = <1>;
63         };
64
65         cgu_rst: reset-controller@f00008a0 {
66                 compatible = "snps,hsdk-reset";
67                 #reset-cells = <1>;
68                 reg = <0xf00008a0 0x4>, <0xf0000ff0 0x4>;
69         };
70
71         uart0: serial0@f0005000 {
72                 compatible = "snps,dw-apb-uart";
73                 reg = <0xf0005000 0x1000>;
74                 reg-shift = <2>;
75                 reg-io-width = <4>;
76         };
77
78         ethernet@f0008000 {
79                 #interrupt-cells = <1>;
80                 compatible = "snps,arc-dwmac-3.70a";
81                 reg = <0xf0008000 0x2000>;
82                 phy-mode = "gmii";
83         };
84
85         ehci@0xf0040000 {
86                 compatible = "generic-ehci";
87                 reg = <0xf0040000 0x100>;
88         };
89
90         ohci@0xf0060000 {
91                 compatible = "generic-ohci";
92                 reg = <0xf0060000 0x100>;
93         };
94
95         mmcclk_ciu: mmcclk-ciu {
96                 compatible = "fixed-clock";
97                 /*
98                  * DW sdio controller has external ciu clock divider
99                  * controlled via register in SDIO IP. Due to its
100                  * unexpected default value (it should divide by 1
101                  * but it divides by 8) SDIO IP uses wrong clock and
102                  * works unstable (see STAR 9001204800)
103                  * We switched to the minimum possible value of the
104                  * divisor (div-by-2) in HSDK platform code.
105                  * So default mmcclk ciu clock is 50000000 Hz.
106                  */
107                 clock-frequency = <50000000>;
108                 #clock-cells = <0>;
109         };
110
111         mmc: mmc0@f000a000 {
112                 compatible = "snps,dw-mshc";
113                 reg = <0xf000a000 0x400>;
114                 bus-width = <4>;
115                 fifo-depth = <256>;
116                 clocks = <&cgu_clk CLK_SYS_SDIO>, <&mmcclk_ciu>;
117                 clock-names = "biu", "ciu";
118                 max-frequency = <25000000>;
119         };
120
121         spi0: spi@f0020000 {
122                 compatible = "snps,dw-apb-ssi";
123                 reg = <0xf0020000 0x1000>;
124                 #address-cells = <1>;
125                 #size-cells = <0>;
126                 spi-max-frequency = <4000000>;
127                 clocks = <&cgu_clk CLK_SYS_SPI_REF>;
128                 clock-names = "spi_clk";
129                 cs-gpio = <&cs_gpio 0>;
130                 spi_flash@0 {
131                         compatible = "jedec,spi-nor";
132                         reg = <0>;
133                         spi-max-frequency = <4000000>;
134                 };
135         };
136
137         cs_gpio: gpio@f00014b0 {
138                 compatible = "snps,creg-gpio";
139                 reg = <0xf00014b0 0x4>;
140                 gpio-controller;
141                 #gpio-cells = <1>;
142                 gpio-bank-name = "hsdk-spi-cs";
143                 gpio-count = <1>;
144                 gpio-first-shift = <0>;
145                 gpio-bit-per-line = <2>;
146                 gpio-activate-val = <2>;
147                 gpio-deactivate-val = <3>;
148                 gpio-default-val = <1>;
149         };
150 };